ID: 54037 Name: RD - Stripping filtered - Sim09f 2017 - MD - B+->K*+mumu Type: Simulation State: Done Priority: 1a Author: nskidmor WG: RD Event type: Number of events: Starting Date: 2019-04-24 Finalization Date: 2019-05-24 Fast Simulation Type: None Retention Rate: 0.035 Simulation Conditions: Beam6500GeV-2017-MagDown-Nu1.6-25ns-Pythia8 Beam: beta*~3m, zpv=-1.36mm, xAngle=-0.395mrad and yAngle=0 Beam energy: 6500 GeV Generator: Pythia8 G4 settings: specified in sim step Magnetic field: -1 Detector: 2017, Velo closed around average x=0.81mm and y=-0.10mm Luminosity: pp collisions nu = 1.6, 25ns spillover Processing Pass: Sim09f/Trig0x62661709/Reco17/Turbo04a-WithTurcal/Stripping29r2Filtered/Merge14 MC Version: 2017 Step 1 Sim09f - 2017 - MD - Nu1.6 (Lumi 4 at 25ns) - 25ns spillover - Pythia8(138333/Sim09f) : Gauss-v49r12 System config: x86_64-slc6-gcc48-opt MC TCK: Options: $APPCONFIGOPTS/Gauss/Beam6500GeV-md100-2017-nu1.6.py;$APPCONFIGOPTS/Gauss/EnableSpillover-25ns.py;$APPCONFIGOPTS/Gauss/DataType-2016.py;$APPCONFIGOPTS/Gauss/RICHRandomHits.py;$DECFILESROOT/options/@{eventType}.py;$LBPYTHIA8ROOT/options/Pythia8.py;$APPCONFIGOPTS/Gauss/G4PL_FTFP_BERT_EmNoCuts.py Options format: Multicore: N DDDB: dddb-20170721-3 Condition DB: sim-20180411-vc-md100 DQTag: Extra: AppConfig.v3r372;Gen/DecFiles.v30r29 Runtime projects: Visible: Y Usable:Yes Input file types: Output file types: SIM Step 2 Digi14c for 2015 - 25ns spillover(133533/Digi14c) : Boole-v30r3 System config: x86_64-slc6-gcc49-opt MC TCK: Options: $APPCONFIGOPTS/Boole/Default.py;$APPCONFIGOPTS/Boole/EnableSpillover.py;$APPCONFIGOPTS/Boole/DataType-2015.py;$APPCONFIGOPTS/Boole/Boole-SetOdinRndTrigger.py Options format: Multicore: N DDDB: fromPreviousStep Condition DB: fromPreviousStep DQTag: Extra: AppConfig.v3r338 Runtime projects: Visible: N Usable:Yes Input file types: SIM Output file types: DIGI Step 3 L0 emulation for 2017 - TCK 0x1709 - DIGI(133514/L0Trig0x1709) : Moore-v26r6p1 System config: x86_64-slc6-gcc62-opt MC TCK: Options: $APPCONFIGOPTS/L0App/L0AppSimProduction.py;$APPCONFIGOPTS/L0App/L0AppTCK-0x1709.py;$APPCONFIGOPTS/L0App/ForceLUTVersionV8.py;$APPCONFIGOPTS/L0App/DataType-2017.py Options format: l0app Multicore: N DDDB: fromPreviousStep Condition DB: fromPreviousStep DQTag: Extra: AppConfig.v3r356 Runtime projects: Visible: N Usable:Yes Input file types: DIGI Output file types: DIGI Step 4 TCK-0x51611709 (HLT1) Flagged for 2017 - DIGI(133515/Trig0x51611709) : Moore-v26r6p1 System config: x86_64-slc6-gcc62-opt MC TCK: Options: $APPCONFIGOPTS/Moore/MooreSimProductionForSeparateL0AppStep2015.py;$APPCONFIGOPTS/Conditions/TCK-0x51611709.py;$APPCONFIGOPTS/Moore/DataType-2017.py;$APPCONFIGOPTS/Moore/MooreSimProductionHlt1.py Options format: Multicore: N DDDB: fromPreviousStep Condition DB: fromPreviousStep DQTag: Extra: AppConfig.v3r356 Runtime projects: Visible: N Usable:Yes Input file types: DIGI Output file types: DIGI Step 5 TCK-0x62661709 (HLT2) Flagged for 2017 - DIGI(137501/Trig0x62661709) : Moore-v26r6p1 System config: x86_64-slc6-gcc62-opt MC TCK: Options: $APPCONFIGOPTS/Moore/MooreSimProductionForSeparateL0AppStep2015.py;$APPCONFIGOPTS/Conditions/TCK-0x62661709.py;$APPCONFIGOPTS/Moore/DataType-2017.py;$APPCONFIGOPTS/Moore/MooreSimProductionHlt2.py Options format: Multicore: N DDDB: fromPreviousStep Condition DB: fromPreviousStep DQTag: Extra: AppConfig.v3r369 Runtime projects: Visible: Y Usable:Yes Input file types: DIGI Output file types: DIGI Step 6 Reco17 for MC 2017(138326/Reco17) : Brunel-v52r6p1 System config: x86_64-slc6-gcc62-opt MC TCK: Options: $APPCONFIGOPTS/Brunel/DataType-2017.py;$APPCONFIGOPTS/Brunel/MC-WithTruth.py;$APPCONFIGOPTS/Brunel/SplitRawEventOutput.4.3.py Options format: Multicore: N DDDB: fromPreviousStep Condition DB: fromPreviousStep DQTag: Extra: AppConfig.v3r338;Det/SQLDDDB.v7r10 Runtime projects: Visible: Y Usable:Yes Input file types: DIGI Output file types: DST Step 7 Turbo lines (MC) including TurCal, Turbo 2017 - uDST(137693/Turbo04a-WithTurcal) : DaVinci-v42r8p3 System config: x86_64-slc6-gcc62-opt MC TCK: Options: $APPCONFIGOPTS/Turbo/Tesla_2017_LinesFromStreamsAndTurCal_MC.py;$APPCONFIGOPTS/Turbo/Tesla_Simulation_2017.py;$APPCONFIGOPTS/Turbo/Tesla_FilterMC.py Options format: Tesla Multicore: N DDDB: fromPreviousStep Condition DB: fromPreviousStep DQTag: Extra: AppConfig.v3r372;TurboStreamProd.v4r2p7 Runtime projects: Visible: Y Usable:Yes Input file types: DST Output file types: DST Step 8 Stripping29r2Filtered mDST for RDWG (B+->K*mumu) - Sim09(138187/Stripping29r2Filtered) : DaVinci-v42r8p1 System config: x86_64-slc6-gcc49-opt MC TCK: Options: $RDCONFIGOPTS/FilterB2XMuMu-S29r2-mdst.py;$APPCONFIGOPTS/DaVinci/DataType-2017.py;APPCONFIGOPTS/DaVinci/InputType-DST.py Options format: Multicore: N DDDB: fromPreviousStep Condition DB: fromPreviousStep DQTag: Extra: AppConfig.v3r378;WG/RDConfig.v1r78 Runtime projects: Visible: Y Usable:Yes Input file types: DST Output file types: B2XMUMU.STRIP.MDST Step 9 Merge for B+->K*+mumu RD Filtered Productions - mDST(138385/Merge14) : DaVinci-v50r2 System config: x86_64-slc6-gcc7-opt MC TCK: Options: $APPCONFIGOPTS/Merging/DVMergeDST.py;$APPCONFIGOPTS/DaVinci/DataType-2017.py;$APPCONFIGOPTS/Merging/WriteFSR.py;$APPCONFIGOPTS/Merging/MergeFSR.py;$APPCONFIGOPTS/Persistency/Compression-LZMA-4.py;$APPCONFIGOPTS/DaVinci/Simulation.py Options format: Merge Multicore: N DDDB: fromPreviousStep Condition DB: fromPreviousStep DQTag: fromPreviousStep Extra: AppConfig.v3r378 Runtime projects: Visible: Y Usable:Yes Input file types: B2XMUMU.STRIP.MDST Output file types: B2XMUMU.STRIP.MDST Inform also: david.gerick@cern.ch Comments https://its.cern.ch/jira/browse/LHCBGAUSS-1601